Due Date: 27.11.2022 23:59

## EEF205 Introduction to Logic Design Homework 3

## Part 1

- 1) Simplify the following Boolean functions:
- a.  $F(A, B, C, D) = \Pi(1, 5, 7, 11, 13, 15)$
- b.  $F(A, B, C, D) = \sum (3, 6, 9, 11, 12, 14)$
- 2) Give three possible ways to express the following Boolean function with eight or fewer literals:

$$F = A'BC'D + AB'CD + A'B'C' + ACD'$$

- 3) Simplify the following Boolean function F, together with the don't-care conditions d:
- a.  $F(x, y, z) = \Pi(0, 3, 6, 7) + d\Sigma(2, 5)$
- b.  $F(A, B, C, D) = \Sigma(5, 7, 13, 15) + d\Sigma(0, 2, 8, 10)$
- c.  $F(A, B, C, D) = \Sigma(5, 6, 7, 12, 14, 15) + d\Sigma(13, 9, 11)$
- d.  $F(A, B, C, D) = \Sigma(4, 12, 7, 2, 10) + d\Sigma(0, 6, 8)$

## Part 2

- 1) Create a new project as explained in your first homework.
- 2) Write a VHDL code for an AND gate.
- 3) Add your "\*.vhd" by "Add Sources", "Add or create design sources" to your project.
- 4) Make sure that "\*.vhd" is your top module. You can change top module by right click to the module that you would like to implement and choose "Set as Top" from the list. Produce the RTL schematic of your AND gate.
- 5) Write a "\*\_tb.vhd" as a testbench and add "\*\_tb.vhd" to your project by "Add Sources", "Add or create simulation sources" to your project.
- 6) Simulate your AND gate.
- 7) Write a VHDL code for a NOT gate.
- 8) Add your "\*.vhd" by "Add Sources", "Add or create design sources" to your project.
- 9) Make sure that "\*.vhd" is your top module. Produce the RTL schematic of your NOT gate.

- 10) Write a "\*\_tb.vhd" as a testbench and add "\*\_tb.vhd" to your project by "Add Sources", "Add or create simulation sources" to your project.
- 11) Simulate your NOT gate.
- 12) Add your "OR\_gate.vhd" by "Add Sources", "Add or create design sources" to your project.
- 13) You will implement Boolean function
- $f(x,y,z,t,w) = \Sigma 0,10,13,14,15,18,24,28,29 + d\Sigma 2,16,31$  using AND, OR and NOT gates. Simplify the given Boolean function using either Quine-McCluskey or Karnaugh map method.
- 14) Draw your circuit for the simplified Boolean function.
- 15) Write the VHDL code for the simplified Boolean function using structural modelling. Describe your AND, OR and NOT gates as sub-components. You can find some examples for structural modelling with VHDL at the following links and the shared reference book on ninova (chapter 9).

https://www.doulos.com/knowhow/vhdl\_designers\_guide/components\_and\_port\_maps/http://www.csit-

sun.pub.ro/courses/Masterat/Xilinx%20 Synthesis%20 Technology/toolbox.xilinx.com/docsan/xilinx4/data/docs/xst/vhdl7.html

https://mil.ufl.edu/3701/examples/vhdl/VHDL\_examples.pdf

- 16) Make sure that the VHDL code for the simplified Boolean function is your top module. Produce the RTL schematic of your design.
- 17) Write the test bench file to test the VHDL code for the simplified Boolean function. Simulate your design.

## References

- 1) Frank Vahid, Digital design, with RTL design, VHDL, and Verilog, Hoboken, NJ: John Wiley, 2010.
- 2) Perry, Douglas L, VHDL, New York: McGraw-Hill, c1991
- **3)** Botros, Nazeih, **HDL with digital design : VHDL and Verilog,** Dulles, Virginia : Mercury Learning and Information, [2015]
- 4) Vahid, Frank, VHDL for digital design, Hoboken, N.J.: Wiley, c2007
- **5)** Short, Kenneth L, **VHDL for engineers,** Upper Saddle River, NJ: Pearson Prentice Hall, c2009
- 6) Coelho, David R., The VHDL Handbook, Boston, MA: Springer US, 1989
- 7) Lipsett, Roger., VHDL: Hardware Description and Design, Boston, MA: Springer US, 1989